Visible to Intel only — GUID: bat1686332914594
Ixiasoft
1. Introduction to the Agilex™ 5 Hard Processor System Component
2. Configuring the Agilex™ 5 Hard Processor System Component
3. Simulating the Agilex™ 5 HPS Component
4. Design Guidelines
5. HPS EMIF Platform Designer Example Designs
6. Document Revision History for the Hard Processor System Component Reference Manual Agilex™ 5 SoCs
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
3.1. Simulation Flows
3.2. Running the Simulation of the Design Examples
3.3. Clock and Reset Interface
3.4. FPGA-to-HPS AXI* Subordinate Interface
3.5. FPGA-to-SDRAM AXI* Subordinate Interface
3.6. HPS-to-FPGA AXI* Initiator Interface
3.7. Lightweight HPS-to-FPGA AXI* Initiator Interface
3.8. Simulating the Agilex™ 5 HPS Component Revision History
5.1. Terminology
5.2. Block Diagram
5.3. Version Support
5.4. Download Example Design Files
5.5. HPS EMIF Platform Designer Example Designs
5.6. Specific Examples
5.7. General Connection Guideline
5.8. Supported Memory Protocols Differences Among Intel SoC Device Families
5.9. IO96 Bank and Lane Usage for HPS EMIF
5.10. Quartus Report of I/O Bank Usage
Visible to Intel only — GUID: bat1686332914594
Ixiasoft
2.2.2.2. FPGA to SDRAM Subordinate
The FPGA-to-SDRAM 256-/128-/64-bit AXI* 4 interface enables access from the FPGA to SDRAM for non-coherent transactions. If the FPGA-to-SDRAM is used, then the spare IOs on the IO Bank are not available for use.
For more information, refer to the MPFE and MPFE-lite chapter in the Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs.
- Enable/Data Width drop-down to configure this manager interface's data widths
- Unused
- 256-bit
- 128-bit
- 64-bit
- Interface Address Width is configurable from 40 bits down to 20 bits.
When this bridge is enabled, the interfaces: f2sdram, f2sdram_axi_clock, and f2sdram_axi_reset are made available.
Note: h2f_reset signal must be connected to f2sdram_axi_reset signal for proper bridge operation.
Related Information