Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813663
Date 7/08/2024
Public
Document Table of Contents

8. Document Revision History for the Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

Document Version Quartus® Prime Version IP Version Changes
2024.07.08 24.2 2.1.0
  • Added a note about Agilex™ 5 D-Series FPGAs and SoCs support in the Low Latency Ethernet 10G MAC Intel FPGA IP Overview topic.
  • Updated Device Family Support table.
  • Removed synopsys/vcs/ file name from Generated IP Files table.
  • Updated XON Pause Frame Transmission figure.
  • Updated description for csr_clk signal in the Clock and Reset Signals table.
  • Updated Timestamp Registers table.
  • Updated Calculating PHY Total Latency topic.
  • Updated Calculating Deterministic Latency topic.
  • Updated PTP Register Configuration topic.
2024.04.01 24.1 2.0.0 Initial public release.