Agilex™ 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 7/15/2024
Public
Document Table of Contents

4.1. Memory-Specific Adaptor

Figure 17. Memory Subsystem Parameter Editor

The User AXI parameters reside on the Memory Interfaces tab of the parameter editor.

Table 8.   AXI Interface Parameters
Parameter Default Setting Description Range/Values
Enable Asynchronous mode Checked Specifies whether the AXI interface exposed to user logic is clocked by the memory interface clock (Sync), or by a separate user clock (Async). Checked / unchecked
Responder write data width 256 Power-of-2 portion of write data will be mapped to WDATA and remaining portion will be mapped to WUSER. 256, 512, 1024
Responder read data width 256 Power-of-2 portion of write data will be mapped to RDATA and remaining portion will be mapped to RUSER. 256, 512, 1024