Agilex™ 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 7/15/2024
Public
Document Table of Contents

5.5. Clock Signals

The memory subsystem considers the AXI-MM interface and AXI4-Lite interface clocks fully asynchronous to each other.

Mem_clk as an output allows you the option to operate the AXI-MM interface as a synchronous interface between user logic and the memory subsystem AXI-MM responder interface.

Table 28.  Clock Signals
Signal Name Direction Type Description
app_ss_mem_usr_clk Output Clock Memory output clock, can be used to clock user logic or AXI-MM user interface. This clock is only applicable for specific memory types, such as DDR types.
app_ss_lite_aclk Input Clock Clock for AXI-Lite interface.
app_ss_st_aclk Input Clock Clock for AXI-ST interface. This is consumed by the memory vertical subsystem only and not the memory base or extended subsystems.