Agilex™ 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 7/15/2024
Public
Document Table of Contents

5.2. AXI-Lite Interface

Each memory base subsystem provides an AXI4-Lite bus for CSR register accesses.
Table 17.  AXI-Lite Signals
Signal Name Direction Type Description
Write Address Channel
awaddr In Data Write address.
awvalid In Control Write address valid.
awready Out Control Write address ready.
Write Data Channel
wdata In Data Write data.
wvalid In Control Write data valid.
wready Out Control Write data ready.
Write Response Channel
bresp Out Data Write response.
bvalid Out Control Write response valid.
bready In Control Write response ready.
Read Address Channel
araddr In Data Read address.
arvalid In Control Read address valid.
arready Out Control Read address ready.
Write Data Channel
rresp Out Data Read data response.
rdata Out Data Read data.
rvalid Out Control Read data valid.
rready In Control Read data ready.