Visible to Intel only — GUID: vlx1660662739494
Ixiasoft
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 7 FPGA F-Series (2 × F-Tiles) Development Kit User Guide
A. Development Kit Components
B. Developer Resources
C. Safety and Regulatory Compliance Information
A.1. Board Overview and Components
A.2. FPGA Configuration
A.3. Default Switch and Jumper Settings
A.4. Input and Output Components
A.5. Components and Interfaces
A.6. I2C
A.7. MAX® 10 SPI Bus
A.8. Clock Circuits
A.9. HPS Daughter Card
A.10. System Power
A.11. Power Guidelines
A.12. Power Distribution System
A.13. Power Measurement
A.14. Thermal Limitations and Protection
Visible to Intel only — GUID: vlx1660662739494
Ixiasoft
A.4.2. Switches
The Agilex™ 7 FPGA (two F-tiles) development board includes user-controlled switches for selecting various features on the board. When the switch is in the OFF position, logic 1 is selected. When the switch is in the ON position, logic 0 is selected.
Board Reference | Schematic Signal Name | I/O Standard |
---|---|---|
SW1.1 | PCIE_EP_PRSNT_Nx16 | 3.3V |
SW1.2 | PCIE_EP_PRSNT_Nx8 | 3.3V |
SW1.3 | PCIE_EP_PRSNT_Nx4 | 3.3V |
SW1.4 | PCIE_EP_PRSNT_Nx1 | 3.3V |
SW2 | USB_MAX_JTAG_SEL | 3.3V |
SW3.1 | FPGA_1V8_MSEL1 | 1.8V |
SW3.2 | FPGA_1V8_MSEL2 | 1.8V |
SW3.3 | BMC_JTAG_EN | 1.8V |
SW3.4 | HPS_JTAG_BYPASS | 1.8V |
SW4.1 | SI52204_SSEN | 1.8V |
SW4.2 | SEL_CXL_REFCLK | 1.8V |
SW4.3 | SEL_PCIE_REFCLK | 1.8V |
SW4.4 | SI52204_PWRDNB | 1.8V |
SW5 | POWER_ON | 2.5V |
SW6 | MAX10_JTAG_EN | 3.3V |