Visible to Intel only — GUID: msl1660580710753
Ixiasoft
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 7 FPGA F-Series (2 × F-Tiles) Development Kit User Guide
A. Development Kit Components
B. Developer Resources
C. Safety and Regulatory Compliance Information
A.1. Board Overview and Components
A.2. FPGA Configuration
A.3. Default Switch and Jumper Settings
A.4. Input and Output Components
A.5. Components and Interfaces
A.6. I2C
A.7. MAX® 10 SPI Bus
A.8. Clock Circuits
A.9. HPS Daughter Card
A.10. System Power
A.11. Power Guidelines
A.12. Power Distribution System
A.13. Power Measurement
A.14. Thermal Limitations and Protection
Visible to Intel only — GUID: msl1660580710753
Ixiasoft
A.3.2. Jumper Description
In the Avalon® streaming interface x16 configuration mode, the board provides one QSPI flash for storing up to four configuration images. The configuration of the FPGA with one of these images is managed by the MAX® 10, depending on the selection of jumpers J105 and J106.
J106 | J105 | Selected Configuration Image |
---|---|---|
ON | ON | Image 0 (Default) |
ON | OFF | Image 1 |
OFF | ON | Image 2 |
OFF | OFF | Image 3 |