Visible to Intel only — GUID: ygx1727376541365
Ixiasoft
1. Quick Start Guide
2. Detailed Description for CPRI Multirate Design Example
3. Detailed Description for Ethernet Multirate Design Example
4. Detailed Description for Ethernet Multirate Design Example with Auto-Negotiation and Link Training Enabled
5. Detailed Description for PMA/FEC Direct PHY Multirate Design Example
6. Detailed Description for Ethernet to CPRI Design Example
7. F-Tile Dynamic Reconfiguration Design Example User Guide Archives
8. Document Revision History for the F-Tile Dynamic Reconfiguration Design Example User Guide
Visible to Intel only — GUID: ygx1727376541365
Ixiasoft
4.1.1. AN/LT with Dynamic Reconfiguration Design Example Enhancement: User Logic
To eable eal-time executio of the DR flow fom withi the desig, a Use Logic block has bee added to the Etheet Multiate Desig Examples with AN/LT Eabled. This is a NIOS V-based subsystem that sits at the top level of the example desigs. It featues a cotol iteface, a clock ad eset iteface, ad a Avalo® memoy-mapped iteface which coects to the AVMM decode via a abite. Note that the Use Logic block is povided fo illustative puposes, ad you ae fee to desig you ow logic to accomplish the same tasks.