F-Tile Dynamic Reconfiguration Design Example User Guide

ID 710582
Date 11/04/2024
Public
Document Table of Contents

4.1.1. AN/LT with Dynamic Reconfiguration Design Example Enhancement: User Logic

To enable real-time execution of the DR flow from within the design, a User Logic block has been added to the Ethernet Multirate Design Examples with AN/LT Enabled. This is a NIOS V-based subsystem that sits at the top level of the example designs. It features a control interface, a clock and reset interface, and an Avalon® memory-mapped interface which connects to the AVMM decoder via an arbiter. Note that the User Logic block is provided for illustrative purposes, and you are free to design your own logic to accomplish the same tasks.