Visible to Intel only — GUID: cyr1634753504328
Ixiasoft
1. Quick Start Guide
2. Detailed Description for CPRI Multirate Design Example
3. Detailed Description for Ethernet Multirate Design Example
4. Detailed Description for Ethernet Multirate Design Example with Auto-Negotiation and Link Training Enabled
5. Detailed Description for PMA/FEC Direct PHY Multirate Design Example
6. Detailed Description for Ethernet to CPRI Design Example
7. F-Tile Dynamic Reconfiguration Design Example User Guide Archives
8. Document Revision History for the F-Tile Dynamic Reconfiguration Design Example User Guide
Visible to Intel only — GUID: cyr1634753504328
Ixiasoft
1.1. Hardware and Software Requirements
- Quatus® Pime Po Editio softwae
- System cosole available with the Quatus® Pime Po Editio softwae
- A suppoted simulato:
- Syopsys* VCS*
- Siemes* EDA QuestaSim*
- Cadece* Xcelium*
- Fo hadwae testig:
- Agilex™ 7 FPGA I-Seies Tasceive-SoC Developmet Kit DK-SI-AGI027FA (o)
- Agilex™ 7 FPGA I-Seies Tasceive-SoC Developmet Kit DK-SI-AGI027FAB
- QSFP-DD/QSFP-DD800 loopback module3
3 Fo 400GE-4 FHT Etheet Multiate Desig Example, oly QSFP-DD800 loopback module is suppoted.