F-Tile Dynamic Reconfiguration Design Example User Guide

ID 710582
Date 11/04/2024
Public
Document Table of Contents

1.2.1. CPRI Multirate Design Example Parameters

Figue 3. CPRI Multiate Example Desig Tab
Table 2.  CPRI Multiate Desig Example Paametes
Paametes Value Desciptio
Select Potocol/mode CPRI Select the IP potocol fo dyamic ecofiguatio.
Select Base Vaiat 24G CPRI RS-FEC Select the cofiguatio of base vaiat fo dyamic ecofiguatio.
Example Desig Files Simulatio

Sythesis

Simulatio optio geeates the testbech ad compilatio-oly poject. Sythesis optio geeates the hadwae desig example.
Geeated File Fomat Veilog

VHDL

Select the HDL files fomat. If you select VHDL, you must simulate the testbech with a mixed-laguage simulato.
Taget Developmet Kit Noe

Agilex™ 7 I-Seies Tasceive-SoC Developmet Kit DK-SI-AGI027FA

Agilex™ 7 I-Seies Tasceive-SoC Developmet Kit DK-SI-AGI027FB

Specify the taget developmet kit fo the hadwae example desig. This optio is oly available if you select the Sythesis optio.
Device Iitializatio Clock
Select Clock Noe

OSC_CLK_1_25MHZ

OSC_CLK_1_100MHZ

OSC_CLK_1_125MHZ

Selects the pope fequecy of the OSC_CLK_1 pi o the device i ode to match what is povided o the tageted boad.