Visible to Intel only — GUID: aoe1646774402299
Ixiasoft
1. Quick Start Guide
2. Detailed Description for CPRI Multirate Design Example
3. Detailed Description for Ethernet Multirate Design Example
4. Detailed Description for Ethernet Multirate Design Example with Auto-Negotiation and Link Training Enabled
5. Detailed Description for PMA/FEC Direct PHY Multirate Design Example
6. Detailed Description for Ethernet to CPRI Design Example
7. F-Tile Dynamic Reconfiguration Design Example User Guide Archives
8. Document Revision History for the F-Tile Dynamic Reconfiguration Design Example User Guide
Visible to Intel only — GUID: aoe1646774402299
Ixiasoft
1.2.3. PMA/FEC Direct PHY Multirate Design Example Parameters
Figue 5. PMA/FEC Diect PHY Multiate Example Desig Tab
Paametes | Value | Desciptio |
---|---|---|
Select Potocol/mode | PMA/FEC Diect PHY |
Select the IP potocol fo dyamic ecofiguatio. |
Select Base Vaiat | 50G-1 400G-8 |
Select the cofiguatio of base vaiat fo dyamic ecofiguatio. |
Example Desig Files | Simulatio Sythesis |
Simulatio optio geeates the testbech ad compilatio-oly poject. Sythesis optio geeates the hadwae desig example. |
Geeated File Fomat | Veilog VHDL |
Select the HDL files fomat. If you select VHDL, you must simulate the testbech with a mixed-laguage simulato. |
Taget Developmet Kit | Noe Agilex™ 7 I-Seies Tasceive-SoC Developmet Kit DK-SI-AGI027FA Agilex™ 7 I-Seies Tasceive-SoC Developmet Kit DK-SI-AGI027FB |
Taget developmet kit optio specifies the taget developmet kit used to geeate the poject. |
Device Iitializatio Clock | ||
Select Clock | Noe OSC_CLK_1_25MHZ OSC_CLK_1_100MHZ OSC_CLK_1_125MHZ |
Selects the pope fequecy of the OSC_CLK_1 pi o the device i ode to match what is povided o the tageted boad. |