RapidIO Intel FPGA IP User Guide

ID 683884
Date 9/15/2021
Public
Document Table of Contents

4.2.2. Reset for RapidIO IP Cores

The RapidIO IP core has the following reset input signals:
  • reset_n: main active-low reset signal
  • phy_mgmt_clk_reset: transceiver software management interface signal to reset the Custom PHY IP core included in the RapidIO Arria® V, Cyclone® V, or Stratix® V variation ( Arria® V, Cyclone® V, and Stratix® V variations only)
  • tx_analogreset, rx_analogreset, tx_digitalreset, rx_digitalreset: transceiver reset signals ( Intel® Arria® 10 and Intel® Cyclone® 10 GX variations only)

In addition, if you turn on Enable transceiver dynamic reconfiguration for your RapidIO Intel® Arria® 10 and Intel® Cyclone® 10 GX variations, the IP core includes reconfig_reset_chN input clock to reset the Intel® Arria® 10 or Intel® Cyclone® 10 GX Native PHY dynamic reconfiguration interface for each RapidIO lane N.