Visible to Intel only — GUID: vma1490746715848
Ixiasoft
Visible to Intel only — GUID: vma1490746715848
Ixiasoft
8. Platform Designer (Standard) Design Example
The design example in this chapter shows you how to use Platform Designer (Standard) to build a system that combines a RapidIO IP core with other Platform Designer (Standard) components. Platform Designer (Standard) automatically generates simulation models and HDL files that include all the specified components and interconnections. The design example includes a testbench to simulate the Platform Designer (Standard) system you generate. However, this design example does not support programming your target Intel® FPGA and verifying your design in hardware.
The Platform Designer (Standard) design example is available only for variations other than Intel® Arria® 10 and Intel® Cyclone® 10 GX.
The design example explains how to use Platform Designer (Standard), an integral feature of the Intel® Quartus® Prime software, to generate a system containing the following components:
- RapidIO IP core
- On-Chip Memory
- Two Master BFMs
Figure 41. Simulation Example Platform Designer (Standard) System
The Platform Designer (Standard) design example is a simulation example. It does not support programming your target Intel® FPGA and verifying your design in hardware.
This design example does not use all available parameters and options.