Visible to Intel only — GUID: auk1490746650022
Ixiasoft
Product Discontinuance Notification
1. About the RapidIO Intel FPGA IP Core
2. Getting Started
3. Parameter Settings
4. Functional Description
5. Signals
6. Software Interface
7. Testbench
8. Platform Designer (Standard) Design Example
9. RapidIO Intel FPGA IP User Guide Archives
10. Document Revision History for the RapidIO Intel® FPGA IP User Guide
A. Initialization Sequence
B. Porting a RapidIO Design from the Previous Version of Software
2.1. Installing and Licensing Intel® FPGA IP Cores
2.2. Generating IP Cores
2.3. IP Core Generation Output ( Intel® Quartus® Prime Standard Edition)
2.4. RapidIO IP Core Testbench Files
2.5. Simulating IP Cores
2.6. Integrating Your IP Core in Your Design
2.7. Specifying Timing Constraints
2.8. Compiling the Full Design and Programming the FPGA
2.9. Instantiating Multiple RapidIO IP Cores
2.6.1. Calibration Clock
2.6.2. Dynamic Transceiver Reconfiguration Controller
2.6.3. Transceiver Settings
2.6.4. Adding Transceiver Analog Settings for Arria II GX, Arria II GZ, and Stratix IV GX Variations
2.6.5. External Transceiver PLL
2.6.6. Transceiver PHY Reset Controller for Intel® Arria® 10 and Intel® Cyclone® 10 GX Variations
2.9.1. Clock and Signal Requirements for Arria® V, Cyclone® V, and Stratix® V Variations
2.9.2. Clock and Signal Requirements for Arria II GX, Arria II GZ, Cyclone IV GX, and Stratix IV GX Variations
2.9.3. Correcting the Synopsys Design Constraints File to Distinguish RapidIO IP Core Instances
2.9.4. Sourcing Multiple Tcl Scripts for Variations other than Intel® Arria® 10 and Intel® Cyclone® 10 GX
6.2.1. Capability Registers (CARs)
6.2.2. Command and Status Registers (CSRs)
6.2.3. Maintenance Interrupt Control Registers
6.2.4. Receive Maintenance Registers
6.2.5. Transmit Maintenance Registers
6.2.6. Transmit Port-Write Registers
6.2.7. Receive Port-Write Registers
6.2.8. Input/Output Master Address Mapping Registers
6.2.9. Input/Output Slave Mapping Registers
6.2.10. Input/Output Slave Interrupts
6.2.11. Transport Layer Feature Register
6.2.12. Error Management Registers
6.2.13. Doorbell Message Registers
7.1. Reset, Initialization, and Configuration
7.2. Maintenance Write and Read Transactions
7.3. SWRITE Transactions
7.4. NWRITE_R Transactions
7.5. NWRITE Transactions
7.6. NREAD Transactions
7.7. Doorbell Transactions
7.8. Doorbell and Write Transactions With Transaction Order Preservation
7.9. Port-Write Transactions
7.10. Transactions Across the Avalon® -ST Pass-Through Interface
Visible to Intel only — GUID: auk1490746650022
Ixiasoft
4.5.2. Maintenance Module
The Maintenance module is an optional component of the I/O Logical layer. The Maintenance module processes MAINTENANCE transactions, including the following transactions:
- Type 8 – MAINTENANCE reads and writes
- Type 8 – Port-write packets
When you create your custom RapidIO IP core variation in the parameter editor, you have the two or four choices for this module.
Option | Use |
---|---|
Avalon® -MM Master and Slave | Allows your IP core to initiate and terminate MAINTENANCE transactions. |
Avalon® -MM Master | Restricts your IP core to terminating MAINTENANCE transactions. This option is not available for Intel® Arria® 10 and Intel® Cyclone® 10 GX variations. |
Avalon® -MM Slave | Restricts your IP core to initiating MAINTENANCE transactions. This option is not available for Intel® Arria® 10 and Intel® Cyclone® 10 GX variations. |
None | Prevents your IP core from initiating or terminating MAINTENANCE transactions. |
Note: If you add this module to your variation other than Intel® Arria® 10 and Intel® Cyclone® 10 GX and select an Avalon® -MM Slave interface, you must also select a Number of Tx address translation windows. A minimum of one window is required and a maximum of 16 windows are available. Intel® Arria® 10 and Intel® Cyclone® 10 GX variations have 16 Maintenance transmit address translation windows.
The Maintenance module can be segmented into the following four major submodules:
- Maintenance register
- Maintenance slave processor
- Maintenance master processor
- Port-write processor
The following interfaces are supported:
- Avalon® -MM slave interface—User-exposed interface
- Avalon® -MM master interface—User-exposed interface
- Tx interface—Internal interface used to communicate with the Transport layer
- Rx interface—Internal interface used to communicate with the Transport layer
- Register interface—Internal interface used to communicate with the Concentrator Module
Figure 19. Maintenance Module Block Diagram