Visible to Intel only — GUID: qqn1490746596341
Ixiasoft
Visible to Intel only — GUID: qqn1490746596341
Ixiasoft
2. Getting Started
You can customize the RapidIO IP core to support a wide variety of applications.
When you generate the IP core you can choose whether or not to generate a simulation model. If you generate a simulation model, Intel® provides a Verilog testbench customized for your IP core variation. If you specify a VHDL simulation model, you must use a mixed-language simulator to run the testbench, or create your own VHDL-only simulation environment.
The following sections provide generic instructions and information for Intel® FPGA IP cores. It explains how to install, parameterize, simulate, and initialize the RapidIO IP core.
- Installing and Licensing Intel FPGA IP Cores
- Generating IP Cores
- IP Core Generation Output ( Intel Quartus Prime Standard Edition)
- RapidIO IP Core Testbench Files
- Simulating IP Cores
- Integrating Your IP Core in Your Design
- Specifying Timing Constraints
- Compiling the Full Design and Programming the FPGA
- Instantiating Multiple RapidIO IP Cores