Visible to Intel only — GUID: zam1567609338096
Ixiasoft
1. Getting Started
2. Development Kit Overview
3. Power Up the Development Kit
4. Board Test System (BTS)
5. Development Kit Hardware and Configuration
6. Document Revision History for Intel® Stratix® 10 DX FPGA Development Kit User Guide
A. Development Kit Components
B. Safety and Regulatory Information
C. Compliance and Conformity Information
A.1. Components Overview
A.2. Power, Thermal, and Mechanical Considerations
A.3. Clock Circuits
A.4. Memory Interface
A.5. PCIe Interface
A.6. UPI Interface
A.7. Transceiver Signals: PCIe and UPI Interface
A.8. SlimSAS Connector
A.9. QSFP Network Interface
A.10. I2C Interface
A.11. QSPI Flash Memory
Visible to Intel only — GUID: zam1567609338096
Ixiasoft
2. Development Kit Overview
The Intel® Stratix® 10 DX FPGA Development Kit allows you to evaluate the performance, features, and operation of the Intel® Stratix® 10 DX device in the F2912 BGA package. It features P-tile transceivers with PCIe Gen4 x16 and Intel Ultra Path Interconnect (UPI) interfaces and E-tile transceivers with 25Gx4 or 56Gx2 quad small form-factor pluggable (QSFP) interfaces. It also supports 4xDDR4 x72 channels with two channels supporting the Intel Optane® DC Persistent memory module.
The UPI functionality is enabled by a combination of the appropriate P-Tile settings and UPI protocol IP core. The FPGA interface to Intel Optane® DC Persistent memory module requires an Intel memory controller IP core. Both IP cores are available in Intel® Quartus® Prime Pro Edition software (additional licensing and enablement may apply).
Figure 2. Intel® Stratix® 10 DX FPGA Development Kit Block Diagram