Visible to Intel only — GUID: iru1567614833047
Ixiasoft
1. Getting Started
2. Development Kit Overview
3. Power Up the Development Kit
4. Board Test System (BTS)
5. Development Kit Hardware and Configuration
6. Document Revision History for Intel® Stratix® 10 DX FPGA Development Kit User Guide
A. Development Kit Components
B. Safety and Regulatory Information
C. Compliance and Conformity Information
A.1. Components Overview
A.2. Power, Thermal, and Mechanical Considerations
A.3. Clock Circuits
A.4. Memory Interface
A.5. PCIe Interface
A.6. UPI Interface
A.7. Transceiver Signals: PCIe and UPI Interface
A.8. SlimSAS Connector
A.9. QSFP Network Interface
A.10. I2C Interface
A.11. QSPI Flash Memory
Visible to Intel only — GUID: iru1567614833047
Ixiasoft
3.1. Default Switch Settings
This development kit ships with its switches preconfigured to support the design examples in the kit. If you suspect that your board may not be correctly configured with the default settings, refer to the following table to return to its factory settings before proceeding.
Switch | Default Position | Description | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SW1[1:4] | ON/OFF/OFF/X | Configuration mode setting bits:
|
|||||||||||||||
SW33[1:4] | OFF/X/ON/ON | JTAG, MAX10, UPI controls:
|
|||||||||||||||
SW2[1:4] | ON/ON/ON/ON | PCIe PRSNT X1/x4/x8/x16 settings:
|
|||||||||||||||
SW28 | ON (Close) | PCIe Edge connector PERSTn selection:
|
|||||||||||||||
SW27 | ON (Close) | Intel® Stratix® 10 DX PERSTn selection:
|
|||||||||||||||
SW16 | ON (Close) | UPI0 PERSTn selection:
|
|||||||||||||||
SW24 | ON (Close) | UPI0 PERSTn selection:
|
|||||||||||||||
SW17 | ON (Close) | UPI1 PERSTn selection:
|
|||||||||||||||
SW25 | ON (Close) | UPI1 PERSTn selection:
|
|||||||||||||||
SW18 | ON (Close) | UPI2 PERSTn selection:
|
|||||||||||||||
SW26 | ON (Close) | UPI2 PERSTn selection:
|
|||||||||||||||
SW14 | ON (Close) | PCIe REFCLK source selection:
|
|||||||||||||||
SW31 | ON (Close) or OFF (Open) |
Power switch:
Note: This switch must be ON when the card is plugged into a PCIe slot (with 2x4 Aux power connected) or on the bench with external ATX power supply.
|
Figure 3. Location of Switches and Push Buttons
Push Buttons | Descriptions | |
S1 | PCIe Reset | Push to reset PCIe bus |
S2 | MAX10 Reset | Push to reset Max10 |
S3 | CPU Reset | Push to reset FPGA |
S4 | USER Push Button | Push button for user assigned function |