F-Tile Dynamic Reconfiguration Design Example User Guide

ID 710582
Date 11/04/2024
Public
Document Table of Contents

1.2.3. PMA/FEC Direct PHY Multirate Design Example Parameters

Figure 5. PMA/FEC Direct PHY Multirate Example Design Tab
Table 4.  PMA/FEC Direct PHY Multirate Design Example Parameters
Parameters Value Description
Select Protocol/mode

PMA/FEC Direct PHY

Select the IP protocol for dynamic reconfiguration.
Select Base Variant

50G-1

400G-8

Select the configuration of base variant for dynamic reconfiguration.
Example Design Files Simulation

Synthesis

Simulation option generates the testbench and compilation-only project. Synthesis option generates the hardware design example.
Generated File Format Verilog

VHDL

Select the HDL files format. If you select VHDL, you must simulate the testbench with a mixed-language simulator.
Target Development Kit None

Agilex™ 7 I-Series Transceiver-SoC Development Kit DK-SI-AGI027FA

Agilex™ 7 I-Series Transceiver-SoC Development Kit DK-SI-AGI027FB

Target development kit option specifies the target development kit used to generate the project.
Device Initialization Clock
Select Clock None

OSC_CLK_1_25MHZ

OSC_CLK_1_100MHZ

OSC_CLK_1_125MHZ

Selects the proper frequency of the OSC_CLK_1 pin on the device in order to match what is provided on the targeted board.