Visible to Intel only — GUID: pdl1635578297977
Ixiasoft
1. Quick Start Guide
2. Detailed Description for CPRI Multirate Design Example
3. Detailed Description for Ethernet Multirate Design Example
4. Detailed Description for Ethernet Multirate Design Example with Auto-Negotiation and Link Training Enabled
5. Detailed Description for PMA/FEC Direct PHY Multirate Design Example
6. Detailed Description for Ethernet to CPRI Design Example
7. F-Tile Dynamic Reconfiguration Design Example User Guide Archives
8. Document Revision History for the F-Tile Dynamic Reconfiguration Design Example User Guide
Visible to Intel only — GUID: pdl1635578297977
Ixiasoft
1.4. Compiling the Compilation-Only Project
To compile the compilation-only example project, follow these steps:
- Ensure compilation design example generation is complete.
- In the Quartus® Prime Pro Edition software, open the Quartus® Prime Pro Edition project:
- For CPRI Multirate Design Example: <design_example_dir>/compilation_test_design/cpriphy_dr_ed.qpf
- For Ethernet Multirate Design Example: <design_example_dir>/compilation_test_design/eth_dr_ed.qpf
- For PMA/FEC Direct PHY Multirate Design Example: <design_example_dir>/compilation_test_design/dphy_dr_ed.qpf
- For Ethernet to CPRI Design Example: <design_example_dir>/compilation_test_design/dr_f_top.qpf
- On the Processing menu, click Start Compilation.
- After successful compilation, reports for timing and for resource utilization are available in your Quartus® Prime Pro Edition session.
Related Information