Visible to Intel only — GUID: mrf1547062430984
Ixiasoft
Visible to Intel only — GUID: mrf1547062430984
Ixiasoft
3.1. Intel® Agilex™ EMIF Architecture: Introduction
The following are key hardware features of the Intel® Agilex™ EMIF architecture:
Hard Sequencer
The sequencer employs a hard Nios® II processor, and can perform memory calibration for a wide range of protocols. You can share the sequencer among multiple memory interfaces of the same or different protocols, for interfaces placed on the same edge of the FPGA.
Hard PHY
The PHY circuitry in Intel® Agilex™ devices is hardened in the silicon, which simplifies the challenges of achieving timing closure and minimizing power consumption.
Hard Memory Controller
The hard memory controller reduces latency and minimizes core logic consumption in the external memory interface. The hard memory controller supports the DDR4 memory protocol.
High-Speed PHY Clock Tree
Dedicated high speed PHY clock networks clock the I/O buffers in Intel® Agilex™ EMIF IP. The PHY clock trees exhibit low jitter and low duty cycle distortion, maximizing the data valid window.
Automatic Clock Phase Alignment
Automatic clock phase alignment circuitry dynamically adjusts the clock phase of core clock networks to match the clock phase of the PHY clock networks. The clock phase alignment circuitry minimizes clock skew that can complicate timing closure in transfers between the FPGA core and the periphery.
- Intel Agilex EMIF Architecture: I/O Subsystem
- Intel Agilex EMIF Architecture: I/O SSM
- Intel Agilex EMIF Architecture: I/O Bank
- Intel Agilex EMIF Architecture: I/O Lane
- Intel Agilex EMIF Architecture: Input DQS Clock Tree
- Intel Agilex EMIF Architecture: PHY Clock Tree
- Intel Agilex EMIF Architecture: PLL Reference Clock Networks
- Intel Agilex EMIF Architecture: Clock Phase Alignment