Visible to Intel only — GUID: qfu1649787402554
Ixiasoft
Visible to Intel only — GUID: qfu1649787402554
Ixiasoft
2.3.6. FPGA Simulation Generic Workflow
The following describes the high level workflow for simulation of any Quartus® Prime design using any supported simulator:
- Identify all of the HDL simulation files, including design files, simulation library files, and HDL testbench files.
- Identify the top-level test bench module for simulation.
- For each HDL simulation file, determine the logical library for compilation, and any compilation options for compiling the file.6
- Determine any simulator-specific elaboration options required for elaborating the top- level testbench module, as Understanding Elaboration describes.
- Use the information gathered in previous steps to assemble a simulation script to compile, elaborate, and simulate the design. This script must include commands to perform the following:
- Compile the simulation files into libraries, as Compiling Files into Library Directories describes.
- Elaborate the Top-Level testbench, as Understanding Elaboration describes.
- Run the executable simulation model to simulate the testbench and the design, as Commands to Configure and Run Simulation describes.
The Quartus® Prime software can generate simulator-specific simulation scripts to automate some of the simulation processing in your preferred simulation environment.
The Quartus® Prime software can generate a simulator specific simulation script for an IP core, or a Platform Designer system, for use in RTL simulation. The script includes commands to compile all the IP RTL files, as well as an elaboration command with any simulator specific options.
The Quartus® Prime software can generate a simulation library compilation script for a given simulator, device family, and language. This script includes commands to compile the simulation library files for the specified simulator, device family, and language. You can use this script for RTL simulation and gate-level simulation.