Visible to Intel only — GUID: lob1683209213283
Ixiasoft
2.1. Device Footprint
2.2. Power Management
2.3. Configuration
2.4. Design Security Differences
2.5. Logic Elements and Embedded Memory
2.6. PLL and Clock Network
2.7. Digital Signal Processing (DSP)
2.8. I/O Interfaces
2.9. LVDS SERDES Interface
2.10. Sensor Monitoring System
2.11. MIPI D-PHY Interface
2.12. External Memory Interface (EMIF)
2.13. Hard Processor System (HPS)
2.14. Transceiver and Serial Protocols
2.15. PCIe Interface
2.16. Ethernet Interface
2.3.1. General Configuration Pin and Sequences
2.3.2. Device Configuration and the Secure Device Manager (SDM)
2.3.3. Active Serial (AS) Configuration
2.3.4. Avalon® -ST Configuration
2.3.5. JTAG Configuration
2.3.6. Configuration via Protocol (CvP)
2.3.7. QSPI Flash Access and Remote System Upgrade Feature
2.3.8. SEU Features
2.3.9. Configuration File Format Differences
Visible to Intel only — GUID: lob1683209213283
Ixiasoft
2.3.2. Device Configuration and the Secure Device Manager (SDM)
All Agilex™ 5 FPGAs include a Secure Device Manager (SDM) to manage FPGA configuration and security. The SDM provides a fail-safe, strongly-authenticated, programmable security mode for device configuration. Previous FPGA families include a fixed-state machine to manage device configuration.
For additional information, refer to the "Device Configuration and the SDM in Agilex™ 5 FPGAs and SoCs" topic in the Agilex™ 5 FPGAs and SoCs Device Overview.
Related Information