Visible to Intel only — GUID: vax1681224876396
Ixiasoft
2.1. Device Footprint
2.2. Power Management
2.3. Configuration
2.4. Design Security Differences
2.5. Logic Elements and Embedded Memory
2.6. PLL and Clock Network
2.7. Digital Signal Processing (DSP)
2.8. I/O Interfaces
2.9. LVDS SERDES Interface
2.10. Sensor Monitoring System
2.11. MIPI D-PHY Interface
2.12. External Memory Interface (EMIF)
2.13. Hard Processor System (HPS)
2.14. Transceiver and Serial Protocols
2.15. PCIe Interface
2.16. Ethernet Interface
2.3.1. General Configuration Pin and Sequences
2.3.2. Device Configuration and the Secure Device Manager (SDM)
2.3.3. Active Serial (AS) Configuration
2.3.4. Avalon® -ST Configuration
2.3.5. JTAG Configuration
2.3.6. Configuration via Protocol (CvP)
2.3.7. QSPI Flash Access and Remote System Upgrade Feature
2.3.8. SEU Features
2.3.9. Configuration File Format Differences
Visible to Intel only — GUID: vax1681224876396
Ixiasoft
3.4. RTL Compliance
The Quartus® Prime Pro Edition software introduces a new synthesis engine (quartus_syn executable) that enforces stricter industry-standard HDL structures. This synthesis engine also supports the following enhancements:
- Support for modules with SystemVerilog interfaces.
- Improved support for VHDL2008.
- New RAM inference engine infers RAMs from GENERATE statements or an array of integers.
- Stricter syntax/semantics check for improved compatibility with other EDA tools.
Ensure that your designs use standards-compliant HDL, Verilog HDL, or SystemVerilog to account for these synthesis differences in your existing RTL code. The compiler generates an error when processing non-compliant RTL.
For more information about upgrading non-compliant design RTL from Quartus® Prime Standard Edition to Quartus® Prime Pro Edition, refer to the "Upgrade Non-Compliant Design RTL" topic in the Quartus® Prime Pro Edition User Guide: Getting Started.
Related Information