Cyclone® V to Agilex™ 5 Device Migration Guide

ID 787947
Date 4/01/2024
Public
Document Table of Contents

2.9. LVDS SERDES Interface

There are architectural differences between Cyclone® V and Agilex™ 5 devices.

The following table lists differences in the LVDS SERDES interface support between Cyclone® V and Agilex™ 5 devices:

Table 20.  LVDS Interface Support
Feature Cyclone® V Agilex™ 5
Receiver Transmitter Receiver Transmitter
VCCIO_PIO 2.5 V 1.05 V / 1.1 V / 1.2 V / 1.3 V 1.3 V
Data rate 875 Mbps 840 Mbps 1.6 Gbps
I/O standard
  • LVDS
  • SLVS
  • Mini-LVDS
  • RSDS
  • LVDS
  • Mini-LVDS
  • RSDS
  • Emulated LVDS
  • Emulated mini-LVDS
  • Emulated RSDS
  • True differential signaling compatible with:
    • LVDS
    • RSDS
    • SLVS
    • Mini-LVDS
    • LVPECL
  • SLVS400 (871 Mbps)
  • True differential signaling compatible with:
    • LVDS
    • RSDS
    • SLVS
    • Mini-LVDS
SERDES factor 4, 5, 6, 7, 8, 9, 10 4, 8
Note: Intel plans to add support for Gearbox in a future release.
LVDS SERDES supported mode Non-DPA Soft-CDR, DPA, non-DPA

The above table shows that an Agilex™ 5 device can support a higher data rate than Cyclone® V and has a better advantage in terms of LVDS support channel when compared to a Cyclone® V device. Agilex™ 5 receiver can support additional modes, such as soft-CDR and DPA FIFO, that Cyclone® V devices do not support.

As for VCCIO_PIO support, both devices are mutually different from each other. Agilex™ 5 device only supports J-factor 4 and 8, and Cyclone® V device supports J-factors from 4 to 10. In terms of supported I/O standards, Agilex™ 5 device supports true differential signaling and SLVS-400 I/O standards. However, a Cyclone® V device supports LVDS, SLVS (only receiver), mini-LVDS, RSDS, emulated LVDS, emulated mini-LVDS, and emulated RSDS at the transmitter.

Each Agilex™ 5 HSIO bank contains its own PLL. The PLL drives all receiver and transmitter channels in the same bank. However, the bank PLL cannot drive receiver and transmitter channels in another HSIO bank. You must use the dedicated clock pins to drive the LVDS PLLs. For a Cyclone® V device, each PLL drives all LVDS channels at I/O banks located at the same edge of the chip.

There are differences between true differential signaling in Agilex™ 5 device and other interfaces (such as LVDS, RSDS, and mini-LVDS) in terms of the VICM and VID. For optimum performance, ensure that your design meets the VICM and VID requirements of the receiver buffer in the Agilex™ 5 device.

Due to the differences between Cyclone® V and Agilex™ 5 devices, you must identify if the Agilex™ 5 device supports the LVDS SERDES feature when planning to migrate from Cyclone® V devices. For more information, refer to the LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs and Cyclone® V Device Handbook: Volume 1: Device Interfaces and Integration.