Visible to Intel only — GUID: zux1681501843574
Ixiasoft
Visible to Intel only — GUID: zux1681501843574
Ixiasoft
2.11. MIPI D-PHY Interface
The Agilex™ 5 device offers an enhanced MIPI D-PHY interface. In Cyclone® V device, either the implementation to interface with D-PHY requires additional on-board passive circuitry or you must go through bridge IC to convert the MIPI D-PHY signal into LVDS high-speed (HS) and LVCMOS low-power (LP) interface.
An Agilex™ 5 device supports native MIPI D-DPHY version 2.5. It supports high-speed (HS) and low-power (LP) modes, and it allows direct interface with D-PHY compliance component without external components. D-PHY can perform up to 3.5 Gbps per lane. Each HSIO bank supports up to a maximum of seven interfaces. The supported data lanes per interface are 1, 2, 4, or 8, with one-clock lane.
To migrate your design, you must redesign the board circuitry and use the MIPI D-PHY IP from the Quartus® Prime Pro Edition software. If you are implementing the camera or display interface, use the MIPI CSI-2 IP or MIPI DSI-2 IP integrated with MIPI D-PHY. For more information, refer to the MIPI D-PHY IP User Guide: Agilex™ 5 FPGAs.