Cyclone® 10 GX Core Fabric and General Purpose I/Os Handbook

ID 683775
Date 7/08/2024
Public
Document Table of Contents

5.6.1. Cyclone® 10 GX LVDS SERDES Usage Modes

Table 50.  Usage Modes Summary of the Cyclone® 10 GX LVDS SERDESAll SERDES usage modes in this table support SERDES factors of 3 to 10.
Usage Mode Quick Guideline
Transmitter In this mode, the SERDES block acts as a serializer.
DPA Receiver
  • This mode is useful for source-synchronous clocking applications.
  • The dynamic phase alignment block (DPA) automatically adjusts the clock phase to achieve optimal data-to-clock skew.
Non-DPA Receiver
  • This mode is useful for source-synchronous clocking applications.
  • You must manage the data-to-clock skew.
Soft-CDR Receiver
  • The soft clock data recovery (soft-CDR) mode is useful for asynchronous clocking applications.
  • An asynchronous clock drives the LVDS SERDES IP core. The IP core outputs a recovered clock from the received data.
Bypass the SERDES

You can bypass the serializer to use SERDES factor of 2 by using the GPIO IP core:

  • Single data rate (SDR) mode—you do not require clocks.
  • Double data rate (DDR) mode—useful for slow source-synchronous clocking applications.