Cyclone® 10 GX Core Fabric and General Purpose I/Os Handbook

ID 683775
Date 7/08/2024
Public
Document Table of Contents

5. I/O and High Speed I/O in Cyclone® 10 GX Devices

The Cyclone® 10 GX I/Os support the following features:

  • Single-ended, non-voltage-referenced, and voltage-referenced I/O standards
  • Low-voltage differential signaling (LVDS), RSDS, mini-LVDS, HSTL, HSUL, and SSTL I/O standards
  • Serializer/deserializer (SERDES)
  • Programmable output current strength
  • Programmable slew rate
  • Programmable bus-hold
  • Programmable weak pull-up resistor
  • Programmable pre-emphasis LVDS standards
  • Programmable I/O delay
  • Programmable differential output voltage (VOD)
  • Open-drain output
  • On-chip series termination (RS OCT) with and without calibration
  • On-chip parallel termination (RT OCT)
  • On-chip differential termination (RD OCT)
  • HSTL and SSTL input buffer with dynamic power down
  • Dynamic on-chip parallel termination for all I/O banks