MIPI D-PHY IP User Guide: Agilex™ 5 FPGAs

ID 817561
Date 7/08/2024
Public
Document Table of Contents

6.2.1.86. TX_MNL_IO_0

Offset: 0x72
Default: 0x00
Description: TX Manual IO control register 0
Bit Name Access Description
7:6 TX_MNL_IO_0_HS_DAT_CK Read Write

Data to be driven to IO dp/dp when in manual HS state (clock lane)

00 - HS0

01 - Clock Pattern (0x55)

10 - Clock Pattern (0xaa)

11 - HS1
5:4 TX_MNL_IO_0_HS_DAT_D Read Write

Data to be driven to IO dp/dp when in manual HS state (data lane)

00 - HS0

01 - Clock Pattern (0x55)

10 - Clock Pattern (0xaa)

11 - HS1
3:2 TX_MNL_IO_0_LP_DAT Read Write

Data to be driven to IO dp/dp when in manual LP state

00 - LP00

01 - LP01

10 - LP10

11 - LP11
1 TX_MNL_IO_0_CLK_LP_EN Read Write

Clock lane LP (HSb) control

0 - HS

1 - LP
0 TX_MNL_IO_0_CTRL_EN Read Write

TX manual control of IO state enable.

Set to 1 to enable manual control of D-PHY TX IO state.