MIPI D-PHY IP User Guide: Agilex™ 5 FPGAs

ID 817561
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.2.1.41. DLANE_CSR_5

Offset: 0x34
Default: IP Param
Description: Data Lane 5 CSR 0
Bit Name Access Description
4 DLANE_CSR_5_RX_MNL_DESKEW_EN Read Write Manual deskew delay enable.
3 DLANE_CSR_5_RX_DESKEW_UPDATE RWSC

A write of '1' to this register will trigger deskew delay update.

MNL_DESKEW_EN = 1 - triggers write from RX_DLANE_DESKEW_DELAY_5

MNL_DESKEW_EN = 0 - triggers write from calibration state machine.
0 DLANE_CSR_5_EN Read Write Enable - when enabling, set this register bit first before setting D-PHY_CSR.Enable to 1.