MIPI D-PHY IP User Guide: Agilex™ 5 FPGAs

ID 817561
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.1. Supported Data Lanes and Clock Lane Per Single HSIO Bank

The following table shows the supported interface count for HSIO bank based on the D-PHY lanes configuration.
Table 2.  Interfaces per HSIO Bank
Mode D-PHY Lanes Maximum Interface per HSIO Bank
Transmitter (TX) or Receiver (RX) 1 data + 1 clock 7
2 data + 1 clock 7
4 data + 1 clock 7
8 data + 1 clock 3