MIPI D-PHY IP User Guide: Agilex™ 5 FPGAs

ID 817561
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7. Document Revision History for Agilex™ 5 FPGA MIPI D-PHY IP User Guide

Document Version Quartus® Prime Version IP Version Changes
2024.07.08 24.2 3.0.0
  • In the Interface Design Guidelines chapter:
    • Added the CLK signal name to the Identifying Pin Assignments Based on Byte Location topic.
    • Added LVCMOS1.1 to the Using the Remaining I/O Pin from Same Byte Location topic.
  • In the Configuring and Generating chapter:
    • Updated both figures in the Configuring the D-PHY IP Tab topic.
    • In the Configuring the MIPI D-PHY RX Mode topic:
      • Updated all three figures.
      • Added Rx Equalization mode parameter to the Link Calibration Parameters table.
      • Changed the defaut values for several parameters in the Link RX Timing Configuration Parameters table.
    • In the Configuring the MIPI D-PHY TX Mode topic:
      • Updated all three figures.
      • Added a sentence to the Link Calibration Configuration section.
      • In the Link Calibration Parameters table, changed the description and settings for the Tx Equalization mode parameter.
      • Changed the defaut values for several parameters in the Link TX Timing Parameters table.
    • In the Simulating MIPI D-PHY IP Design Example with Modelsim* and Questasim* topic, added a new step 7 to the procedure.
  • Changed several occurrences of Intel to Altera, throughout.
2024.04.01 24.1 2.2.0 Initial release.