MIPI D-PHY IP User Guide: Agilex™ 5 FPGAs

ID 817561
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.2.1.44. RX_DLANE_ERR_5

Offset: 0x37
Default: 0x00
Description: Data Lane 5 error status register (RX)
Bit Name Access Description
6 RX_DLANE_ERR_5_CAL_ERR RW1C Calibration error.
5 RX_DLANE_ERR_5_CTRL_ERR RW1C False control error.
4 RX_DLANE_ERR_5_LPDT_ERR RW1C LP transmission sync error.
3 RX_DLANE_ERR_5_ESC_ENTRY_ERR RW1C ESC mode entry error.
2 RX_DLANE_ERR_5_EOT_SYNC_ERR RW1C EoT sync error.
1 RX_DLANE_ERR_5_SOT_SYNC_ERR RW1C SoT sync error.
0 RX_DLANE_ERR_5_SOT_ERR RW1C SoT error.