Embedded Memory User Guide: Agilex™ 5 FPGAs and SoCs

ID 813901
Date 9/03/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2. Agilex™ 5 Embedded Memory Architecture and Features

The Agilex™ 5 embedded memory blocks provide versatility through operation modes, clocking modes, and configurations. Operation modes define how you interact with the memory (single-port, dual-port, etc.). Clocking modes determine how the memory is synchronized with the system clock (synchronous or asynchronous). Configurations allow you to customize memory size, data width, error correction features, etc.