External Memory Interfaces Agilex™ 7 M-Series FPGA IP User Guide

ID 772538
Date 11/18/2024
Public
Document Table of Contents

4.1. IP Interfaces for External Memory Interfaces (EMIF) IP - DDR4 Component

The interfaces in the External Memory Interfaces (EMIF) IP - DDR4 Component each have signals that can be connected in Platform Designer. The following table lists the interfaces and corresponding interface types.

Table 19.  Interfaces for External Memory Interfaces (EMIF) IP - DDR4 Component
Interface Name Interface Type Description
s0_axi4_clock_in clock User clock for mainband axi. Input clock to the EMIF IP, no relationship to PHY clock.
s0_axi4_ctrl_ready reset Output signal from EMIF IP (primary I/O bank), indicating that Calibration of the channels in this I/O bank is complete, and controllers in this I/O bank are ready for use.
core_init_n reset Core init signal going into EMIF.
s0_axi4 axi4 Mainband AXI4 from fabric to controller.
s0_axi4lite_clock clock Clock for sideband interface (primary I/O bank).
s0_axi4lite_reset_n reset Reset for sideband interface (primary I/O bank).
s0_axi4lite axi4lite Sideband interface (primary I/O bank) that will connect to the IOSSM, through a gearbox in the core.
mem_0 conduit Interface to the memory (channel 0), including all CA pins, DQ pins, and DQS pins.
mem_ck_0 conduit Clock pin to the memory (channel 0).
mem_reset_n conduit Reset pin to the memory. Must always be placed along with channel 0, but shared for entire interface (all channels within one EMIF).
oct_0 conduit On-Chip Termination (OCT) interface, representing RZQ pin (channel 0).
ref_clk clock Reference clock used by the EMIF PLL.