External Memory Interfaces Agilex™ 7 M-Series FPGA IP User Guide

ID 772538
Date 11/18/2024
Public
Document Table of Contents

6.4.5. DDR4 Routing Guidelines: Discrete (Component) Topologies

This section discusses the DDR4 x8 and DDR4 x16 memory down topologies. The Agilex™ 7 M-Series FPGA EMIF IP for DDR4 does not support a clamshell layout.

Altera strongly recommends that you perform simulations using extracted PCB models to ensure that component topologies remain robust under all PCB manufacturing tolerances. Also, carefully consider the number of components on the flyby chain, because every additional component on the flyby chain reduces timing margin on the address/command bus. Take care to provide a proper VTT termination voltage network with a reference voltage that feeds back to the VREFCA input of every component on the flyby chain. Agilex™ 7 M-Series FPGA circuitry cannot compensate for discontinuities or trace length mismatches along the flyby chain, or for crosstalk between address/command or DQ signals.