Visible to Intel only — GUID: zgt1659556210512
Ixiasoft
Visible to Intel only — GUID: zgt1659556210512
Ixiasoft
6.4.5. DDR4 Routing Guidelines: Discrete (Component) Topologies
Altera strongly recommends that you perform simulations using extracted PCB models to ensure that component topologies remain robust under all PCB manufacturing tolerances. Also, carefully consider the number of components on the flyby chain, because every additional component on the flyby chain reduces timing margin on the address/command bus. Take care to provide a proper VTT termination voltage network with a reference voltage that feeds back to the VREFCA input of every component on the flyby chain. Agilex™ 7 M-Series FPGA circuitry cannot compensate for discontinuities or trace length mismatches along the flyby chain, or for crosstalk between address/command or DQ signals.
Section Content
Single Rank and Dual Rank x 8 Discrete (Component) Topology
Single Rank x16 and Dual Rank x16 Discrete (Component) Topology
ADDR/CMD Reference Voltage/RESET Signal Routing Guidelines for Single Rank x 8 and Single Rank x 16 Discrete (Component) Topologies
Skew Matching Guidelines for DDR4 Discrete Configurations
Power Delivery Recommendations for DDR4 Discrete Configurations
Agilex 7 M-Series EMIF Pin Swapping Guidelines