External Memory Interfaces Agilex™ 7 M-Series FPGA IP User Guide

ID 772538
Date 11/18/2024
Public
Document Table of Contents

4.5. IP Interfaces for External Memory Interfaces (EMIF) IP - LPDDR5

The interfaces in the External Memory Interfaces (EMIF) IP - LPDDR5 each have signals that can be connected in Platform Designer. The following table lists the interfaces and corresponding interface types.

Table 80.  Interfaces for External Memory Interfaces (EMIF) IP - LPDDR5
Interface Name Interface Type Description
s0_axi4_clock_in clock Input user clock for mainband; for MAINBAND_ACCESS_MODE = ASYNC only.
core_init_n reset An input to indicate that core configuration is complete.
s0_axi4_ctrl_ready reset Reset for mainband, from primary I/O bank, indicating the calibration is complete. Only available if mainband is accessed through fabric.
s0_axi4 axi4 Mainband AXI4 from fabric to controller, channel 0.
s1_axi4 axi4 Mainband AXI4 from fabric to controller, channel 1.
s0_axi4lite_clock clock Clock for sideband interface (primary I/O bank).
s0_axi4lite_reset_n reset Reset for sideband interface (primary I/O bank).
s0_axi4lite axi4lite Sideband interface (primary I/O bank) that will connect to the IOSSM, through a gearbox in the core.
mem_0 conduit Interface to the memory (channel 0), including all CA pins, DQ pins, and DQS pins.
mem_ck_0 conduit Clock pin to the memory (channel 0).
mem_1 conduit Interface to the memory (channel 1), including all CA pins, DQ pins, and DQS pins.
mem_ck_1 conduit Clock pin to the memory (channel 1).
mem_reset_n conduit Reset pin to the memory. Must always be placed along with channel 0, but shared for entire interface (all channels within one EMIF).
oct_0 conduit On-Chip Termination (OCT) interface, representing RZQ pin (channel 0).
oct_1 conduit On-Chip Termination (OCT) interface, representing RZQ pin (channel 1).
ref_clk clock Reference clock used by the EMIF PLL.