Visible to Intel only — GUID: sss1398078029577
Ixiasoft
1. Intel® MAX® 10 FPGA Configuration Overview
2. Intel® MAX® 10 FPGA Configuration Schemes and Features
3. Intel® MAX® 10 FPGA Configuration Design Guidelines
4. Intel® MAX® 10 FPGA Configuration IP Core Implementation Guides
5. Dual Configuration Intel® FPGA IP Core References
6. Unique Chip ID Intel® FPGA IP Core References
7. Document Revision History for the Intel® MAX® 10 FPGA Configuration User Guide
3.1. Dual-Purpose Configuration Pins
3.2. Configuring Intel® MAX® 10 Devices using JTAG Configuration
3.3. Configuring Intel® MAX® 10 Devices using Internal Configuration
3.4. Implementing ISP Clamp in Intel® Quartus® Prime Software
3.5. Accessing Remote System Upgrade through User Logic
3.6. Error Detection
3.7. Enabling Data Compression
3.8. AES Encryption
3.9. Intel® MAX® 10 JTAG Secure Design Example
Visible to Intel only — GUID: sss1398078029577
Ixiasoft
2.2.1.2.5. Master State Machine
The master state machine (MSM) tracks current configuration mode and enables the user watchdog timer.
msm_cs Values | State Description |
---|---|
0010 | Image 0 is being loaded. |
0011 | Image 1 is being loaded after a revert in application image happens. |
0100 | Image 1 is being loaded. |
0101 | Image 0 is being loaded after a revert in application image happens. |