Visible to Intel only — GUID: sss1395284158759
Ixiasoft
1. Intel® MAX® 10 FPGA Configuration Overview
2. Intel® MAX® 10 FPGA Configuration Schemes and Features
3. Intel® MAX® 10 FPGA Configuration Design Guidelines
4. Intel® MAX® 10 FPGA Configuration IP Core Implementation Guides
5. Dual Configuration Intel® FPGA IP Core References
6. Unique Chip ID Intel® FPGA IP Core References
7. Document Revision History for the Intel® MAX® 10 FPGA Configuration User Guide
3.1. Dual-Purpose Configuration Pins
3.2. Configuring Intel® MAX® 10 Devices using JTAG Configuration
3.3. Configuring Intel® MAX® 10 Devices using Internal Configuration
3.4. Implementing ISP Clamp in Intel® Quartus® Prime Software
3.5. Accessing Remote System Upgrade through User Logic
3.6. Error Detection
3.7. Enabling Data Compression
3.8. AES Encryption
3.9. Intel® MAX® 10 JTAG Secure Design Example
Visible to Intel only — GUID: sss1395284158759
Ixiasoft
3.7.2. Enabling Compression After Design Compilation
To enable compression after design compilation, follow these steps:
- On the File menu, click Convert Programming Files.
- Under Output programming file, from the Programming file type pull-down menu, select your desired file type.
- If you select the Programmer Object File (.pof), you must specify a configuration device, directly under the file type.
- In the Input files to convert box, select SOF Data.
- Click Add File to browse to the Intel® MAX® 10 device family .sof.
- In the Convert Programming Files dialog box, select the .pof you added to SOF Data and click Properties.
- In the SOF Properties dialog box, turn on the Compression option.
Related Information