Visible to Intel only — GUID: sss1415692102949
Ixiasoft
1. Intel® MAX® 10 FPGA Configuration Overview
2. Intel® MAX® 10 FPGA Configuration Schemes and Features
3. Intel® MAX® 10 FPGA Configuration Design Guidelines
4. Intel® MAX® 10 FPGA Configuration IP Core Implementation Guides
5. Dual Configuration Intel® FPGA IP Core References
6. Unique Chip ID Intel® FPGA IP Core References
7. Document Revision History for the Intel® MAX® 10 FPGA Configuration User Guide
3.1. Dual-Purpose Configuration Pins
3.2. Configuring Intel® MAX® 10 Devices using JTAG Configuration
3.3. Configuring Intel® MAX® 10 Devices using Internal Configuration
3.4. Implementing ISP Clamp in Intel® Quartus® Prime Software
3.5. Accessing Remote System Upgrade through User Logic
3.6. Error Detection
3.7. Enabling Data Compression
3.8. AES Encryption
3.9. Intel® MAX® 10 JTAG Secure Design Example
Visible to Intel only — GUID: sss1415692102949
Ixiasoft
3.8.2. Generating .jam/.jbc/.svf file from .ekp file
To generate .jam/.jbc/.svf file from .ekp file, follow these steps:
- On the Tools menu, click Programmer and the Programmer dialog box will appear.
- In the Mode list, select JTAG as the programming mode.
- Click Hardware Setup. The Hardware Setup dialog box will appear.
- Select USBBlaster as the programming hardware in the currently selected hardware list and click Done.
- Click Add File and the Select Programmer File dialog box will appear.
- Type <filename>.ekp in the File name field and click Open.
- Select the .ekp file you added and click Program/Configure.
- On the File menu, point to Create/Update and click Create JAM, SVF, or ISC File. The Create JAM, SVF, or ISC File dialog box will appear.
- Select the file format required for the .ekp file in the File format field.
- JEDEC STAPL Format (.jam)
- Jam STAPL Byte Code (.jbc)
- Serial Vector Format (.svf)
- Type the file name in the File name field, or browse to and select the file.
- Click OK to generate the .jam, .jbc or .svf file.