Visible to Intel only — GUID: sss1398069458582
Ixiasoft
1. Intel® MAX® 10 FPGA Configuration Overview
2. Intel® MAX® 10 FPGA Configuration Schemes and Features
3. Intel® MAX® 10 FPGA Configuration Design Guidelines
4. Intel® MAX® 10 FPGA Configuration IP Core Implementation Guides
5. Dual Configuration Intel® FPGA IP Core References
6. Unique Chip ID Intel® FPGA IP Core References
7. Document Revision History for the Intel® MAX® 10 FPGA Configuration User Guide
3.1. Dual-Purpose Configuration Pins
3.2. Configuring Intel® MAX® 10 Devices using JTAG Configuration
3.3. Configuring Intel® MAX® 10 Devices using Internal Configuration
3.4. Implementing ISP Clamp in Intel® Quartus® Prime Software
3.5. Accessing Remote System Upgrade through User Logic
3.6. Error Detection
3.7. Enabling Data Compression
3.8. AES Encryption
3.9. Intel® MAX® 10 JTAG Secure Design Example
Visible to Intel only — GUID: sss1398069458582
Ixiasoft
2.2.2.6. Configuration Flash Memory Permissions
The JTAG secure mode and verify protect features determines the CFM operation permission. The table list the operations permitted based on the security settings.
Operation | JTAG Secure Mode Disabled | JTAG Secure Mode Enabled | ||
---|---|---|---|---|
Verify Protect Disabled | Verify Protect Enabled | Verify Protect Disabled | Verify Protect Enabled | |
ISP through core | Illegal operation | Illegal operation | Illegal operation | Illegal operation |
ISP through JTAG pins | Full access | Program and erase only | No access | No access |
Real-time ISP through core | Full access | Program and erase only | No access | No access |
Real-time ISP through JTAG pins | Full access | Program and erase only | No access | No access |
UFM interface through core 6 | Full access | Full access | Full access | Full access |
6 The UFM interface through core is available if you select the dual compressed image mode.