Visible to Intel only — GUID: sss1395284145185
Ixiasoft
1. Intel® MAX® 10 FPGA Configuration Overview
2. Intel® MAX® 10 FPGA Configuration Schemes and Features
3. Intel® MAX® 10 FPGA Configuration Design Guidelines
4. Intel® MAX® 10 FPGA Configuration IP Core Implementation Guides
5. Dual Configuration Intel® FPGA IP Core References
6. Unique Chip ID Intel® FPGA IP Core References
7. Document Revision History for the Intel® MAX® 10 FPGA Configuration User Guide
3.1. Dual-Purpose Configuration Pins
3.2. Configuring Intel® MAX® 10 Devices using JTAG Configuration
3.3. Configuring Intel® MAX® 10 Devices using Internal Configuration
3.4. Implementing ISP Clamp in Intel® Quartus® Prime Software
3.5. Accessing Remote System Upgrade through User Logic
3.6. Error Detection
3.7. Enabling Data Compression
3.8. AES Encryption
3.9. Intel® MAX® 10 JTAG Secure Design Example
Visible to Intel only — GUID: sss1395284145185
Ixiasoft
3.7.1. Enabling Compression Before Design Compilation
To enable compression before design compilation, follow these steps:
- On the Assignments menu, click Device. The Device dialog box appears.
- Click Device and Pin Options. The Device and Pin Options dialog box appears.
- In the Device and Pin Option dialog box, select Configuration from the category pane.
- Turn on Generate compressed bitstreams.
- Click OK.
- In the Settings dialog box, click OK.
Related Information