Visible to Intel only — GUID: bqj1472107367779
Ixiasoft
1. Intel® MAX® 10 FPGA Configuration Overview
2. Intel® MAX® 10 FPGA Configuration Schemes and Features
3. Intel® MAX® 10 FPGA Configuration Design Guidelines
4. Intel® MAX® 10 FPGA Configuration IP Core Implementation Guides
5. Dual Configuration Intel® FPGA IP Core References
6. Unique Chip ID Intel® FPGA IP Core References
7. Document Revision History for the Intel® MAX® 10 FPGA Configuration User Guide
3.1. Dual-Purpose Configuration Pins
3.2. Configuring Intel® MAX® 10 Devices using JTAG Configuration
3.3. Configuring Intel® MAX® 10 Devices using Internal Configuration
3.4. Implementing ISP Clamp in Intel® Quartus® Prime Software
3.5. Accessing Remote System Upgrade through User Logic
3.6. Error Detection
3.7. Enabling Data Compression
3.8. AES Encryption
3.9. Intel® MAX® 10 JTAG Secure Design Example
Visible to Intel only — GUID: bqj1472107367779
Ixiasoft
3.4.2. Executing IPS File
To execute ISP Clamp, perform the following steps:
- In the Quartus Prime Programmer, select the .pof you want to program to the device.
- Select the .pof, right click and select Add IPS File and turn-on ISP CLAMP.
Note: You can change the start-up delay of the I/O Clamp after configuration. To do this, select Tools > Options, turn-on the Overwrite MAX10 configuration start up delay when using IO Clamp in Programmer option, and change the delay value accordingly.
- Select the .pof in the Program/Configure column.
Note: For third party programming, you can generate the .jam or .jbc file from the .pof file with .ips file.
- After all settings are set, click Start to start programming.