Visible to Intel only — GUID: pfa1517985961879
Ixiasoft
1. Intel® MAX® 10 FPGA Configuration Overview
2. Intel® MAX® 10 FPGA Configuration Schemes and Features
3. Intel® MAX® 10 FPGA Configuration Design Guidelines
4. Intel® MAX® 10 FPGA Configuration IP Core Implementation Guides
5. Dual Configuration Intel® FPGA IP Core References
6. Unique Chip ID Intel® FPGA IP Core References
7. Document Revision History for the Intel® MAX® 10 FPGA Configuration User Guide
3.1. Dual-Purpose Configuration Pins
3.2. Configuring Intel® MAX® 10 Devices using JTAG Configuration
3.3. Configuring Intel® MAX® 10 Devices using Internal Configuration
3.4. Implementing ISP Clamp in Intel® Quartus® Prime Software
3.5. Accessing Remote System Upgrade through User Logic
3.6. Error Detection
3.7. Enabling Data Compression
3.8. AES Encryption
3.9. Intel® MAX® 10 JTAG Secure Design Example
Visible to Intel only — GUID: pfa1517985961879
Ixiasoft
3.2.1. Auto-Generating Configuration Files for Third-Party Programming Tools
To generate the third-party programming tool files, perform the following steps:
- On the Assignments menu, click Settings. The Settings dialog box appears.
- In the Category list, select Device. The Device page appears.
- Click Device and Pin Options.
- In the Device and Pin Options dialog box, select the Configuration Files from the category pane.
- Select the programming file you want to generate.
Note:
The Intel® Quartus® Prime software generates two files for each optional programming file you selected. For example:
- <project_name>.jbc—This is the .sof equivalent file. Use this file to perform JTAG configuration.
- <project_name>_pof.jbc—This is the .pof equivalent file. Use this file to perform Internal configuration.
- Click OK once setting is completed.