Visible to Intel only — GUID: sss1399877176958
Ixiasoft
1. Intel® MAX® 10 FPGA Configuration Overview
2. Intel® MAX® 10 FPGA Configuration Schemes and Features
3. Intel® MAX® 10 FPGA Configuration Design Guidelines
4. Intel® MAX® 10 FPGA Configuration IP Core Implementation Guides
5. Dual Configuration Intel® FPGA IP Core References
6. Unique Chip ID Intel® FPGA IP Core References
7. Document Revision History for the Intel® MAX® 10 FPGA Configuration User Guide
3.1. Dual-Purpose Configuration Pins
3.2. Configuring Intel® MAX® 10 Devices using JTAG Configuration
3.3. Configuring Intel® MAX® 10 Devices using Internal Configuration
3.4. Implementing ISP Clamp in Intel® Quartus® Prime Software
3.5. Accessing Remote System Upgrade through User Logic
3.6. Error Detection
3.7. Enabling Data Compression
3.8. AES Encryption
3.9. Intel® MAX® 10 JTAG Secure Design Example
Visible to Intel only — GUID: sss1399877176958
Ixiasoft
2.1.2.1. Internal Configuration Modes
Intel® MAX® 10 Feature Options | Supported Internal Configuration Mode |
---|---|
Compact |
|
Flash and Analog |
|
Note: In dual compressed images mode, you can use the CONFIG_SEL pin to select the configuration image.
Note: From Quartus Standard Edition version 19.1 onwards, the Enable CONFIG_SEL pin option is removed from Device and Pin Options for Intel® MAX® 10 devices with Compact feature option. The pin instead functions as user I/O.
Related Information