Visible to Intel only — GUID: sss1395052676656
Ixiasoft
1. Intel® MAX® 10 FPGA Configuration Overview
2. Intel® MAX® 10 FPGA Configuration Schemes and Features
3. Intel® MAX® 10 FPGA Configuration Design Guidelines
4. Intel® MAX® 10 FPGA Configuration IP Core Implementation Guides
5. Dual Configuration Intel® FPGA IP Core References
6. Unique Chip ID Intel® FPGA IP Core References
7. Document Revision History for the Intel® MAX® 10 FPGA Configuration User Guide
3.1. Dual-Purpose Configuration Pins
3.2. Configuring Intel® MAX® 10 Devices using JTAG Configuration
3.3. Configuring Intel® MAX® 10 Devices using Internal Configuration
3.4. Implementing ISP Clamp in Intel® Quartus® Prime Software
3.5. Accessing Remote System Upgrade through User Logic
3.6. Error Detection
3.7. Enabling Data Compression
3.8. AES Encryption
3.9. Intel® MAX® 10 JTAG Secure Design Example
Visible to Intel only — GUID: sss1395052676656
Ixiasoft
2.3.2. Intel® MAX® 10 Configuration Pins
All configuration pins and JTAG pins in Intel® MAX® 10 devices are dual-purpose pins. The configuration pins function as configuration pins prior to user mode. When the device is in user mode, they function as user I/O pins or remain as configuration pins.
Configuration Pin | Input/Output | Configuration Scheme |
---|---|---|
CRC_ERROR | Output only, open-drain | Optional, JTAG and internal configurations |
CONFIG_SEL | Input only | Internal configuration |
DEV_CLRn | Input only | Optional, JTAG and internal configurations |
DEV_OE | Input only | Optional, JTAG and internal configurations |
CONF_DONE | Bidirectional, open-drain | JTAG and internal configurations |
nCONFIG | Input only | JTAG and internal configurations |
nSTATUS | Bidirectional, open-drain | JTAG and internal configurations |
JTAGEN | Input only | Optional, JTAG configuration |
TCK | Input only | JTAG configuration |
TDO | Output only | JTAG configuration |
TMS | Input only | JTAG configuration |
TDI | Input only | JTAG configuration |