Agilex™ 5 ES Device Errata and User Guidelines

ID 825514
Date 12/09/2024
Public
Document Table of Contents

2.4.5. Reduced EMIF Maximum Frequency

Description

The EMIF maximum frequency is reduced for 5S and 6S/6X. The EMIF maximum frequency for ES device is listed in table below.

Table 2.  EMIF Maximum Frequency for ES Device
Protocol Memory Type Clocking Mode Agilex™ 5 E-Series FPGA Device Group B Speed Bin (MT/s / MHz)
4S 5S 6S/6X
DDR4 Component ASYNC 2400/1200 1866/933 1600/800
SYNC 2133/1066 1866/933 1600/800
LPDDR4 Component ASYNC 2667/1333 2133/1066 1600/800
SYNC 2133/1066 2133/1066 1600/800
LPDDR5 Component ASYNC 2133/1066 2133/1066 1600/800
SYNC 2133/1066 2133/1066 1600/800

Workaround

No workaround available. Memory speeds will match the data sheet specification in production device.