Clocking and PLL User Guide: Agilex™ 5 FPGAs and SoCs

ID 813671
Date 7/25/2024
Public
Document Table of Contents

6.4.4. Recalibration of I/O PLL

  1. Set the address bus value according to the table below:
    Address Bus Value for HSIO I/O PLL Reconfiguration Value
    s0_axi4lite_awaddr [7:0] 0x88
    s0_axi4lite_awaddr [20:13] I/O PLL Base Address
    s0_axi4lite_awaddr [23:21] 3’b101
  2. Set the data bus value for [11] to 1'b1 to initiate recalibration process.

Asserted lock signal indicates that the recalibration is complete.