Clocking and PLL User Guide: Agilex™ 5 FPGAs and SoCs

ID 813671
Date 7/25/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.5. Axilite Interface Ports in the EMIF Calibration IP

Table 18.  Divide Settings and Corresponding Address Bus for Reconfiguration
Port Name Direction Description
s0_axi4lite_awaddr input Write Address
s0_axi4lite_awvalid input Write Address Valid
s0_axi4lite_awready output Write Address Ready
s0_axi4lite_wdata input Write Data
s0_axi4lite_wstrb input Write Strobes
s0_axi4lite_wvalid input Write Valid
s0_axi4lite_wready output Write Ready
s0_axi4lite_bresp output Write Response
s0_axi4lite_bvalid output Write Response Valid
s0_axi4lite_bready input Response Ready
s0_axi4lite_araddr input Read Address
s0_axi4lite_arvalid input Read Address Valid
s0_axi4lite_arready output Read Address Ready
s0_axi4lite_rdata output Read Data
s0_axi4lite_rresp output Read Response
s0_axi4lite_rvalid output Read Valid
s0_axi4lite_rready input Read Ready
s0_axi4lite_awprot input Write Protection Type
s0_axi4lite_arprot input Read Protection Type
s0_axi4lite_clk input Axilite clock
s0_axi4lite_rst_n input Axilite reset
pll_calbus_0 input Bus that connects to pll_calbus in the IOPLL Intel FPGA IP core.
pll_calbus_readdata_0 output Bus that connects to pll_calbus_readdata in the IOPLL Intel® FPGA IP core.