AN 1003: Multi Memory IP System Resource Planning: for Intel Agilex® 7 M-Series FPGAs

ID 788295
Date 11/22/2023
Public
Document Table of Contents

2.2. Document Prerequisites

Use of this application note assumes that you have the following prerequisite knowledge and software:
  • Installation and basic familiarity with the Intel® Quartus® Prime Pro Edition software version 23.3 design flow.
  • Installation of support for the Intel Agilex® 7 M-Series FPGA.
  • Basic knowledge of all Intel FPGA IP that this document describes, including:
    • NoC Initiator Intel FPGA IP
    • NoC Clock Control Intel FPGA IP
    • High Bandwidth Memory (HBM2E) Interface Intel Agilex 7 M-Series FPGA IP
    • External Memory Interfaces Intel Agilex 7 M-Series FPGA IP
    • External Memory Interfaces for HPS Intel FPGA IP
    • GPIO Intel FPGA IP
    • LVDS SERDES Intel FPGA IP
    • IOPLL Intel FPGA IP
    • PHY Lite for Parallel Interfaces Intel FPGA IP