AN 1003: Multi Memory IP System Resource Planning: for Intel Agilex® 7 M-Series FPGAs

ID 788295
Date 11/22/2023
Public
Document Table of Contents

4.2.1. Top Hard Memory NoC

Top Hard Memory NoC shows the top hard memory NoC that has the following resources:

  • 20 initiators facing the FPGA fabric.
  • UIB (16 pseudo-channels) that span across three segments, connect to 16 AXI4 targets, and six AXI4-Lite targets.
  • Three GPIO-B interfaces, with two AXI4 targets, and one AXI4-Lite target. The GPIO-B nearest the HPS has one AXI4 and one AXI4-Lite target. The diagram does not show both of these targets.
  • An MPFE connecting to the HPS. The MPFE has two AXI4 and one AXI4-Lite initiators. Top Hard Memory NoC does not show the MPFE AXI4-Lite initiator.
Figure 3. Top Hard Memory NoC